D16750 - Configurable UART with FIFO and hardware flow control
关于此报价
The D16750 is a soft Core of a Universal Asynchronous Receiver / Transmitter (UART), functionally identical to the TL16C750. The D16750 allows serial transmission in two modes - UART and FIFO. In the FIFO mode, internal FIFOs are activated allowing up to 512 bytes (plus 3 bits data error per byte in the RCVR FIFO) to be stored, both in receive and transmit directions. Our trustworthy core performs serial-to-parallel conversion on data characters, received from a peripheral device or from a MODEM, and a parallel-to-serial conversion on data characters, received from the CPU. The CPU can read a complete status of the UART at any time, during the functional operation. The reported status information includes the type and condition of the transfer operations performed by the UART, as well as any error conditions (parity, overrun, framing or break interrupt).
技术规格
- 类别:
- 软件和 IP 核: FPGA 知识产权内核: 处理器和外设: 外设
- 最终客户类型:
-
企业
资源
采用的英特尔技术
英特尔® Arria® 10 FPGA 和 SoC FPGA
DIGITAL CORE DESIGN
由于技术问题,我们无法提交表格。请过几分钟再重试。对由此给您带来的不便,我们深表歉意。
DIGITAL CORE DESIGN
recaptcha 已识别出当前的交互类似于机器人,请重新加载页面或稍后重试。
Digital Core Design is a leading Intellectual Property (IP) Core provider and System-on-Chip (SoC) design house. The company was founded in 1999 and thanks to in-depth specialization and innovat...
D16750 - Configurable Uart With Fifo And Hardware Flow Control
您的索取信息请求已成功发送至 DIGITAL CORE DESIGN