ALTERA DOES NOT WARRANT THAT THE FUNCTIONS CONTAINED IN THIS PATCH 
WILL MEET YOUR REQUIREMENTS, OR THAT THE OPERATION OF THIS PATCH 
WILL BE UNINTERRUPTED OR ERROR-FREE. 

//**************************************************************** 
quartus-10.0-0.09-readme.txt 
Readme file for Quartus II 10.0 Patch 0.09
Copyright (C) Altera Corporation 2010 All right reserved. 
Patch created on July 08 2010
Patch SPR#: 347095 
SPRs fixed: 346328, 345382
//**************************************************************** 

Problem:  Stratix III DDR input registers fail to capture edge-aligned
	  input data correctly while TimeQuest shows positive slack
	  when corner clock pin and corner PLL are used.


Solution: The path from corner clock pin to corner PLL has incorrect
          delay and the patch updates the delay.  Designs utilizing
          the affected path on the affected Stratix III parts will
          need to rerun TimeQuest Timing Analyzer.  If new timing
          violations occur, user will need to rerun fit.
  	  

Parts Affected: Stratix III EP3SL200F1517, EP3SE260F1517, EP3SL340F1517, 
	  EP3SL340F1760


Designs Affected: Any design with corner PLL (PLL_L1, PLL_L4, PLL_R1, PLL_R4) 
	  driven by corner clock pins.


Caution - You must either have previously installed the 
          Quartus II 10.0 software or must 
          install the Quartus II 10.0 software 
          before installing this patch. Otherwise, the patch will 
          not be installed correctly and the Quartus II 
          software will not run properly.